# Twenty Five Level Inverter by Cascading Of Two Transformers for AC Drives

## Dr B Meenakshi1, Rahul Kumar2, R.Ramprakash3

<sup>1</sup>(Professor, Electrical & Electronics Engineering, Sri Sairam Engineering College, India) <sup>2,3</sup>(Electrical & Electronics Engineering, Sri Sairam Engineering College, India)

**Abstract :** In this paper, a new topology for 25-level cascaded inverter (H-bridge type) is proposed. In comparison to the 15-level cascaded inverter, which uses multiple DC sources for each basic unit and a total of 12 switches for the overall topology, the proposed topology for the H-bridge type 25-level inverter has a single DC source and the switches reduced to 10 (8 unidirectional and 2 bidirectional). Lossless transformers of specific turns ratios 1:1 and 1:5 are employed to obtain proper voltage levels on the output side. With the reduction in number of DC sources and switches in the proposed topology, a quality waveform with the appropriate number of levels is obtained. As a result, the Total Harmonic Distortion (THD) obtained is 5.92% as compared to 12.71% obtained for 15-level. Simulation and experimental results are provided to verify the performance and feasibility of the proposed topology.

Keywords: Cascaded inverter, lossless transformers, Total Harmonic Distortion (THD)

### I. Introduction

Till date, there has been immense research in proposing new topologies for cascaded multi-level inverter in order to realize their practical implementation in AC drive systems. The multi-level inverter comprises of three types, viz. diode clamped, flying capacitor and cascaded H-bridge inverter. Owing to the presence of difference voltage levels and suitability of power switches to adapt to these voltage levels for higher dv/dt protection makes these types of inverter widely popular. The existing topology of the 15-level inverter has higher THD content owing to the presence of multiple DC sources and switches in each basic circuitry used for cascading purpose. On the contrary, the proposed 25 level cascaded H-bridge type inverter has a single DC source and reduced number of switches with a much magnified output waveform.



This existing model of 15-level inverter comprises of three dc voltage sources and five unidirectional power switches with the basic unit able to generate three different levels of 0, (V1+V3) and (V1+V2+V3) on the output side. It's important to note that the basic unit is only able to generate positive levels on the output. As this inverter is able to generate all voltage levels except V1, it is necessary to use an additional dc voltage source with the amplitude of V1 and two unidirectional switches that are connected in series with the proposed units. The graph showing the THD for the 15-level inverter is shown below:







**Proposed Topology (25-Level Inverter Topology)** 

Fig 3: Proposed topology

The proposed topology contains two H-Bridges connected to a common DC Source. The bidirectional switches in the form of two MOSFETs are used in the cascading circuit to conduct both positive and negative voltage levels. Since the same gate pulse is given to both the MOSFETs in each cascading circuit, these pair of MOSFETs is considered as a single switch. Voltage splitting capacitors with specific ratings are used to increase the voltage level in steps of V/2 to obtain 12 positive and 12 negative levels. Two transformers of specific turns ratio 1:1 and 1:5 are cascaded to obtain the maximum voltage of six times the source voltages in steps of V/2. To verify the experimental results, the output parameters are measured across the power resistor 100 kilo-ohms. The micro-controller (AT-89C51) is programmed using ASM language to trigger the switches using gate pulses. The switching sequence for the proposed 25-level inverter is as follows:

|                       | V | 4 | 8 | 12 | 16 | 20 | 24 | 2 | 3 | 3 | 4 | 4 | 4 | 4 | 40 | 36 | 32 | 28 | 24 | 20 | 16 | 12 | 8 | 4 | 0 |
|-----------------------|---|---|---|----|----|----|----|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|---|---|---|
|                       |   |   |   |    |    |    |    | 8 | 2 | 6 | 0 | 4 | 8 | 4 |    |    |    |    |    |    |    |    |   |   |   |
| S1                    | 1 | 0 | 1 | 0  | 0  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 1 | 0 | 1 |
| S <sub>2</sub>        | 1 | 0 | 0 | 1  | 0  | 1  | 0  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 0 | 0 | 1 |
| S3                    | 0 | 0 | 0 | 1  | 1  | 0  | 0  | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | 0 | 0 | 0 |
| S4                    | 0 | 1 | 1 | 0  | 0  | 0  | 1  | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 1 | 1 | 0 |
| S5                    | 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 1 | 1 | 1 |
| S6                    | 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1 | 1 |
| <b>S</b> <sub>7</sub> | 0 | 0 | 0 | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 |
| S <sub>8</sub>        | 0 | 0 | 0 | 1  | 1  | 1  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0 | 0 | 0 |
| Sg                    | 0 | 1 | 0 | 0  | 1  | 0  | 1  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | 0 | 1 | 0 |
| S <sub>10</sub>       | 0 | 0 | 0 | 1  | 1  | 1  | 1  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 0 | 0 | 0 |

 Table 1: Switching pattern for positive half cycle (Assuming source voltage to be 8 V).

Similarly the 25 level is achieved by controlling the ON/OFF status of input voltage in positive half cycle the remaining level will be obtained by controlling the sequence in reverse direction.



The proposed design comprises of a H-bridge inverter, two bidirectional switches and a capacitor voltage divider formed by c1 & c2. The H-bridge topology is significantly advantageous over other topologies, i.e. less power switches, power diodes and capacitors for the inverters of the same number of levels. The bidirectional switch on the cascading circuitry eliminates the usage of additional switches. The modified circuit makes use of a single DC source but strives to achieve twenty five level inverter by means of efficient PWM technique and proper switching sequence pattern generated in the micro controller used. The gate pulses to these 10 switches should be configured effectively in such a manner that only one voltage level persists at any instant of time. Simulation and experimental data are compared with that of the 15-level proposed topology and the quantum of harmonics is measured using the THD analyser to check for permissible limits.

#### **IV.** Experimental Results

In order to verify the validity of the proposed topology necessary simulations were done using the MATLAB software. Following is the simulation circuit diagram for the proposed topology of the 25-level inverter:



Fig 5: Proposed Simulation

Assuming the source voltage of 80 V, the maximum peak to peak staircase voltage varies from -480 V to +480 V in steps of V. This is achieved by cascading the voltage output from two H-bridge inverters using 1:1 isolation transformer and 1:5 step up transformer. Flexibility of using the two transformers of such varied transformation ratio helps in producing more voltage levels by virtue of algebraic summation of outputs. Bidirectional switches are simulated by having two MOSFET's connected in anti-parallel direction. The main purpose of using a bidirectional switch is to allow conduction of both positive and negative levels. Gate pulses to the MOSFET's are given using the Pulse Width Modulation technique. The theoretical plots for the proposed topology are shown below:



The triggering pulses given across the gating circuits are shown in Figs 7.1 and 7.2.



The plot showing the THD after the FFT analysis is shown below:



**Fig 8:** FFT analysis of proposed model

Hardware implementation of the proposed topology is shown:



Fig 9: Hardware kit

The practical output as seen on the oscilloscope is as follows:



Fig 10: Twenty five level output

The disturbances in the plot shows that the system is trying to achieve a sinusoidal output wave.

#### V. Conclusion

In this paper a novel 25-level inverter is proposed. Compared to the conventional cascaded level inverter, the proposed model has lesser number of sources and switches. With the exponential increase in the number of voltage levels, the harmonics are significantly cut down in staircase output, which is particularly remarkable due to simple and flexible circuit topology. The Total Harmonic Distortion (THD) was found to be 5.92% which was far lesser than the 12.71% of the conventional type 15-level inverter. The proposed inverter can be applied to grid-connected photo-voltaic system and electrical network of EV.

#### References

- M. Calais and V. G. Agelidis, "Multilevel converters for single-phase grid connected photovoltaic systems—An overview," in Proc. IEEE Int. Symp.Ind. Electron., 1998, vol. 1, pp. 224–229.
- [2]. S. B. Kjaer, J. K. Pedersen, and F. Blaabjerg, "A review of single-phase grid connected inverters for photovoltaic modules," IEEE Trans. Ind. Appl., vol. 41, no. 5, pp. 1292–1306, Sep./Oct. 2005.
- [3]. P. K. Hinga, T. Ohnishi, and T. Suzuki, "A new PWM inverter for photovoltaic power generation system," in Conf. Rec. IEEE Power Electron. Spec. Conf., 1994, pp. 391–395.
- [4]. Y. Cheng, C. Qian, M. L. Crow, S. Pekarek, and S. Atcitty, "A comparison of diode-clamped and cascaded multilevel converters for a STATCOM with energy storage," IEEE Trans. Ind. Electron., vol. 53, no. 5, pp. 1512–1521, Oct. 2006.
- [5]. M. Saeedifard, R. Iravani, and J. Pou, "A space vector modulation strategy for a back-to-back five-level HVDC converter system," IEEE Trans. Ind. Electron., vol. 56, no. 2, pp. 452–466, Feb. 2009.
- [6]. S. Alepuz, S. Busquets-Monge, J. Bordonau, J. A. M. Velasco, C. A. Silva, J. Pontt, and J. Rodríguez, "Control strategies based on symmetrical components for grid-connected converters under voltage dips," IEEE Trans. Ind. Electron., vol. 56, no. 6, pp. 2162– 2173, Jun. 2009.
- [7]. J. Rodríguez, J. S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls, and applications," IEEE Trans. Ind. Electron., vol. 49, no. 4, pp. 724–738, Aug. 2002.
- [8]. J. Rodriguez, S. Bernet, B. Wu, J. O. Pontt, and S. Kouro, "Multilevel voltage-source-converter topologies for industrial mediumvoltage drives," IEEE Trans. Ind. Electron., vol. 54, no. 6, pp. 2930–2945, Dec. 2007.
- [9]. M. M. Renge and H. M. Suryawanshi, "Five-level diode clamped inverter to eliminate common mode voltage and reduce dv/dt in medium voltage rating induction motor drives," IEEE Trans. Power Electron., vol. 23, no. 4, pp. 1598–1160, Jul. 2008.
- [10]. E. Ozdemir, S. Ozdemir, and L. M. Tolbert, "Fundamental-frequencymodulated six-level diode-clamped multilevel inverter for three-phase stand-alone photovoltaic system," IEEE Trans. Ind. Electron., vol. 56, no. 11, pp. 4407–4415, Nov. 2009.